DB GlobalChip Deploys Cadence’s Spectre FX and AMS Designer, Accelerating IP Verification by 2X
June 22, 2023 | Business WireEstimated reading time: 1 minute
Cadence Design Systems, Inc. announced that DB GlobalChip has deployed the Cadence Spectre FX Simulator, integrated with Spectre AMS Designer, to verify its crucial analog and mixed-signal IP, achieving a 2X improvement in performance with the required accuracy compared to their incumbent flow. The Cadence solution allowed DB GlobalChip to speed its IP development and verification cycles, accelerating time to market.
Meeting stringent design requirements for analog and mixed-signal IP while meeting customers’ timelines is a growing challenge. DB GlobalChip is continuously innovating its design methodologies to shorten design and verification cycles while meeting the desired accuracy of the results. DB GlobalChip successfully utilized the Spectre FX Simulator for its analog transistor-level designs and deployed the comprehensive mixed-signal simulation solution, Spectre AMS Designer, integrated with Spectre FX Simulator, to include digital control logic to account for analog/digital interaction effects with faster performance. The design team at DB GlobalChip leveraged the Cadence mixed-signal simulation solution’s out-of-the-box intuitive use model and comprehensive methodology support, which incorporates the Cadence Virtuoso® ADE Suite, providing comprehensive verification quality and coverage with significantly faster turnaround times to deliver IP to customers.
DB GlobalChip leveraged the Spectre FX Simulator's multicore architecture to parallelize simulations and easy-to-use preset options for accuracy performance tuning in their mixed-signal and transistor-level simulations. This allowed their design and verification teams to improve simulation turnaround time by utilizing available hardware resources without trading off accuracy.
“Complex analog and mixed-signal IP require very accurate FastSPICE simulations and a tight integration with the mixed-signal verification environment,” said Jeongtae Park, vice president at DB GlobalChip. “Our IP designers leveraged the intuitive use model and performance of Cadence’s comprehensive mixed-signal simulation solution and realized a 2X improvement in runtime and productivity while meeting stringent accuracy requirements.”
The Spectre FX Simulator and Spectre AMS Designer are part of the industry-leading Spectre Simulation Platform, which offers the only complete simulation solution with multiple solvers that enable a designer to move easily and seamlessly between circuit-, block- and system-level simulation and verification tasks. The Spectre Simulation Platform supports Cadence's Intelligent System Design™ strategy, enabling SoC design excellence.
Suggested Items
Real Time with… IPC APEX EXPO 2024: Ventec Discusses New Pro-bond Family of Advanced Products
05/01/2024 | Real Time with...IPC APEX EXPOChris Hanson, Ventec's Global Head of IMS Technology, outlines the launch of four pro-bond formulas that deliver an outstanding combination of low dissipation factor (Df) with a dielectric constant (Dk) range to maximize the design window for critical PCB parameters. As Chris points out, Pro-bond is designed for low-loss, high-speed applications, while thermal-bond dissipates heat from a component through the board to a heat sink.
IPC's Vision for Empowering PCB Design Engineers
04/30/2024 | Robert Erickson, IPCAs architects of innovation, printed circuit board designers are tasked with translating increasingly complex concepts into tangible designs that power our modern world. IPC provides the necessary community, standards framework, and education to prepare these pioneers as they explore the boundaries of what’s possible, equipping engineers with the knowledge, skills, and resources required to thrive in an increasingly dynamic field.
iNEMI Packaging Tech Topic Series: Role of EDA in Advanced Semiconductor Packaging
04/26/2024 | iNEMIAdvanced semiconductor packaging with heterogenous integration has made on-package integration of multiple chips a crucial part of finding alternatives to transistor scaling. Historically, EDA tools for front-end and back-end design have evolved separately; however, design complexity and the increased number of die-to-die or die-to-substrate interconnections has led to the need for EDA tools that can support integration of overall design planning, implementation, and system analysis in a single cockpit.
Cadence, TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design
04/25/2024 | Cadence Design SystemsCadence Design Systems, Inc. and TSMC have extended their longstanding collaboration by announcing a broad range of innovative technology advancements to accelerate design, including developments ranging from 3D-IC and advanced process nodes to design IP and photonics.
Ansys, TSMC Enable a Multiphysics Platform for Optics and Photonics, Addressing Needs of AI, HPC Silicon Systems
04/25/2024 | PRNewswireAnsys announced a collaboration with TSMC on multiphysics software for TSMC's Compact Universal Photonic Engines (COUPE). COUPE is a cutting-edge Silicon Photonics (SiPh) integration system and Co-Packaged Optics platform that mitigates coupling loss while significantly accelerating chip-to-chip and machine-to-machine communication.